# Five-Stage MIPS Pipeline CPU

# Zhuolin Yang

# June 25, 2017

# **Contents**

| 1 | Inti         | roductory                | 2 |
|---|--------------|--------------------------|---|
| 2 | Main Modules |                          |   |
|   | 2.1          |                          | 2 |
|   |              | 2.1.1 Instruction Fetch  | 2 |
|   |              | 2.1.2 Instruction Decode | 3 |
|   |              | 2.1.3 Execution          | 5 |
|   |              | 2.1.4 Memory Access      | 6 |
|   |              | 2.1.5 Write Back         | 6 |
|   | 2.2          | Latch Modules            | 7 |
|   |              | 2.2.1 ROM                | 7 |
|   |              | 2.2.2 RAM                | 7 |
|   |              | 2.2.3 Register File      | 7 |
|   | 2.3          | Control Module           | 7 |
| 3 | Con          | nclusion                 | 8 |

# 1 Introductory

This report is a brief summary of my final course work of "Computer System". In this course, I implemented a CPU with five-stage MIPS pipeline which can execute some basic MIPS instructions and supports forwarding in order to reduce the data hazards.

This project is constructed in Verilog HDL.

# 2 Main Modules

# 2.1 Five stages

In the standard five-stage MIPS pipeline, there are five basic pipeline stages:

- Instruction Fetch(IF)
- Instruction Decode(ID)
- Execution(EX)
- Memory access(MEM)
- Write Back(WB)

For the consideration of convenient and regularity, all of those five stages were implemented as several modules.

## 2.1.1 Instruction Fetch

This module is used for controlling the program counter and sending it to the ROM to fetch the current instruction, which contains several input or output channels: Input:

- · clk: current clock signal
- · rst: current reset signal
- stall: current stall signal
- pc\_we: program counter write enable
- $\bullet \ pc\_write\_instr$

#### Output:

• pc\_read\_instr(output)

This module is implemented as if.v.

#### 2.1.2 Instruction Decode

This module is used for decoding the instructions and obtaining the operators and the operators' type, operands and the target register of each instructions. This module also contains several inputs and outputs.

Input:

- · rst: reset signal
- instr\_i: input instructions
- reg1\_read\_instr: input data of the first operand
- · reg2\_read\_instr: input data of the second operand
- pc\_i: input data of program counter
- ex\_op: the possible instruction type of the instructions forwarded by EX stage
- ex\_we: the write enable of the instructions forwarded by EX stage
- · ex\_write\_addr: the write address of the instructions forwarded by EX stage
- ex\_write\_instr: the write instruction of the instructions forwarded by EX stage
- mem\_we: the write enable of the instructions forwarded by MEM stage
- mem\_write\_addr: the write address of the instructions forwarded by MEM stage
- mem\_write\_instr: the write instruction of the instructions forwarded by MEM stage

## Output:

- instr\_o: output instructions
- · op: decoded operator,
- type: decoded operator type,
- reg1, reg2: two operands
- reg1\_re, reg2\_re: the Read Enable of two operands
- reg1\_read\_addr, reg2\_read\_addr: the Read Address of two operands
- · we: Write enable signal
- write\_addr: write address
- · write\_instr: write instruction data
- pc\_we: program counter Write enable

- pc\_write\_instr: program counter write instruction data
- stallsignal

In order to reduce the data hazards, This module managed to fetch the latest data forwarding from the stage EX and the stage MEM. After doing this, in order to avoid the only rest data hazard, we can use the stallsignal to stall the pipeline. This module is implemented in id.v.

# 2.1.3 Execution

This module is used for calculating the result of the instructions received from the stage ID.

# Input:

- rst: reset signal
- instr\_i: the input instruction
- op\_i: the input operator
- type: the input operator type
- reg1\_i, reg2\_i: the input of two operands.
- we\_i: the input of Write enable signal
- write\_address\_i: the input write address
- write\_instr\_i: the input write data

# Output:

- instr\_o: the output instruction
- op\_o: the output operator
- reg1\_o, reg2\_o: the output two operands
- we\_o: the output of Write enable signal
- write\_address\_i: the output write address
- write\_instr\_i: the output write data
- stallsignal

In fact the stallsignal is not necessary, since all kinds of calculation can be finished in a single cycle.

This module is implemented in ex.v.

# 2.1.4 Memory Access

This module is used for calculating the memory address and sending to the RAM to execute the load or store instructions.

Input:

- rst: reset signal
- instr: the input instructions
- op: the input operator
- reg1, reg2: the input operands
- mem\_i: the input read data
- we\_i: the input Write enable signal
- write\_addr\_i: the input write address
- write\_instr\_i: the input write data

# Output:

- mem\_re: Memory Read enable
- mem\_read\_addr: Memory Read address
- mem\_we: Memory Write enable
- mem\_write\_addr: Memory Write address
- mem\_write: Memory Write position mark
- mem\_write\_instr: Memory write data
- we\_o: the output Write enable signal
- write\_addr\_o: the output write address
- write\_instr\_o: the output write data

This module is implemented in mem.v.

### 2.1.5 Write Back

This module is not useful in current CPU, since there's no need of register HI and LO by execute current instructions.

## 2.2 Latch Modules

In the five-stage MIPS pipeline, there are totally four pipeline latches which used as the buffers between adjacent pipeline stages.

These modules are implemented in:

- if\_id.v
- id\_ex.v
- ex\_mem.v
- mem\_wb.v

In fact, All of the pipeline latches transferred the data on the posedge of the clock signal.

#### 2.2.1 ROM

Since the instructions cannot be modified at runtime, ROM uses some inputs to read the program counter and outputs the corresponding instruction.

This module is implemented in rom. v.

#### 2.2.2 RAM

RAM can do memory read and memory write to read the address and outputs the corresponding data and write data.

This module is implemented in ram. v.

# 2.2.3 Register File

The register file use some inputs to get the value of corresponding register or writing a value to register.

This module is implemented in register.v.

# 2.3 Control Module

Control module is used for receiving the stall request from the pipeline and send the stall signal to the pipeline latches.

This module is implemented in ctrl.v.

# 3 Conclusion

From this project, I learned:

- A new programming language, Verilog HDL.
- A better understanding of computer architecture.

I learned a lot by from a textbook called "How to finish your own CPU", its impressive structure helps me a lot.

Due to the short time and not quite high ability, it's not easy to fulfil a CPU full of my ideas, but just a basic CPU I learned from textbook. But I will try to improve my skills in next semester.